Affiliated with RC | false |
Status | 已發表Published |
An Analog-Proportional Digital-Integral Multiloop Digital LDO with PSR Improvement and LCO Reduction | |
Huang,Mo![]() ![]() ![]() | |
2020-06-01 | |
Source Publication | IEEE Journal of Solid-State Circuits
![]() |
ISSN | 0018-9200 |
Volume | 55Issue:6Pages:1637-1650 |
Abstract | This article presents a low-dropout regulator (LDO), with analog-proportional (AP) and digital integral (DI) controls. The design concerns are discussed at first, on how to improve the load transient response, enhance the power supply rejection (PSR), and reduce the limit cycle oscillation (LCO). For a good output dc accuracy, the DI section is implemented with shift-register-based coarse- and fine-tuning loops. Meanwhile, the AP section, based on a low-supply flipped-voltage follower (FVF), can respond fast to the load step and input supply ripple. A replica loop is used to define the steady-state output current of AP, allowing a sufficient dynamic swing against the supply ripple. To lower the load current range with no LCO, the AP section will output all the current at very light load. An error amplifier (EA) with moderate gain is added to improve the light-load output accuracy. This EA also improves the PSR by approximately 6 dB. Fabricated in a 65-nm CMOS process, a 65-mV undershoot is measured with a 0-10-mA load current step under 0.6-V supply voltage and 50-mV dropout. Due to the fast AP, a 5-MHz operation clock is applied to the digital section, reducing the overall quiescent current to 29 \mu \text{A}. A 0.37-ps figure of merit (FoM) is then achieved. A -22-dB PSR at 1 MHz is measured at 0.6-V supply, 100-mV dropout, and 10-mA load current. |
Keyword | Digital Fast Response Low Dropout Regulator (Ldo) Power Supply Rejection (Psr) Proportional-integral (Pi) Control |
DOI | 10.1109/JSSC.2020.2967540 |
URL | View the original |
Indexed By | SCIE |
Language | 英語English |
WOS Research Area | Engineering |
WOS Subject | Engineering, Electrical & Electronic |
WOS ID | WOS:000538162500017 |
Scopus ID | 2-s2.0-85085661523 |
Fulltext Access | |
Citation statistics | |
Document Type | Journal article |
Collection | Faculty of Science and Technology INSTITUTE OF MICROELECTRONICS |
Corresponding Author | Lu,Yan |
Affiliation | State Key Laboratory of Analog and Mixed-Signal VLSI,Institute of Microelectronics,University of Macau,999078,Macao |
First Author Affilication | University of Macau |
Corresponding Author Affilication | University of Macau |
Recommended Citation GB/T 7714 | Huang,Mo,Lu,Yan,Martins,Rui P.. An Analog-Proportional Digital-Integral Multiloop Digital LDO with PSR Improvement and LCO Reduction[J]. IEEE Journal of Solid-State Circuits,2020,55(6):1637-1650. |
APA | Huang,Mo,Lu,Yan,&Martins,Rui P..(2020).An Analog-Proportional Digital-Integral Multiloop Digital LDO with PSR Improvement and LCO Reduction.IEEE Journal of Solid-State Circuits,55(6),1637-1650. |
MLA | Huang,Mo,et al."An Analog-Proportional Digital-Integral Multiloop Digital LDO with PSR Improvement and LCO Reduction".IEEE Journal of Solid-State Circuits 55.6(2020):1637-1650. |
Files in This Item: | There are no files associated with this item. |
Items in the repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Edit Comment