×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Subjects
Statistics
News
Search in the results
Faculties & Institutes
INSTITUTE OF MI... [31]
Faculty of Scie... [28]
RECTOR'S OFFICE [2]
Authors
RUI PAULO DA SI... [22]
ZHU YAN [20]
CHAN CHI HANG [19]
SIN SAI WENG [17]
U SENG PAN [11]
ZHANG MINGLEI [4]
More...
Document Type
Journal article [19]
Conference pape... [18]
Patent [2]
Thesis [1]
Presentation [1]
Date Issued
2022 [3]
2021 [4]
2020 [7]
2019 [1]
2018 [7]
2017 [3]
More...
Language
英語English [37]
Source Publication
IEEE Journal of ... [5]
Digest of Techni... [3]
IEEE Transaction... [3]
IEEE Transaction... [3]
IEEE Symposium o... [2]
2010 IEEE Intern... [1]
More...
Indexed By
SCIE [19]
CPCI-S [5]
BKCI-S [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 41
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
WOS Cited Times Ascending
WOS Cited Times Descending
Title Ascending
Title Descending
Submit date Ascending
Submit date Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
Author Ascending
Author Descending
Issue Date Ascending
Issue Date Descending
A Single-Channel 14b 500 MS/s Pipelined-SAR ADC with Reference Ripple Mitigation Techniques and Adaptive-Biased Floating Inverter Amplifier
Conference paper
Taipei, Taiwan, 2022-11-6~2022-11-9
Authors:
Wenning, Jiang
;
Yan, Zhu
;
Chi hang, Chan
;
Rui P., Martins
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2023/01/28
An Inherent Gain Error Tolerance Noise-Shaping SAR-Assisted Pipeline ADC with Code-Counter-Based Offset Calibration
Journal article
IEEE Journal of Solid-State Circuits, 2022,Volume: 57,Issue: 5,Page: 1480-1491
Authors:
Zhang, Hongshuai
;
Zhu, Yan
;
Chan, Chi Hang
;
Martins, Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
1
|
Submit date:2022/05/13
Amplifier Linearity Enhancement
Analog-to-digital Converter (Adc)
Background Offset Calibration
Digital Reconstruction Filter
Dwa
Energy And Area Efficient
Inherent Gain Error Tolerant
Inter-stage Gain Error
Noise Shaping (Ns)
Oversampling
Partial Interleaving
Pipelined Successive Approximation (Sar)
Quantization Leakage Error
Background Timing Mismatch Calibration Techniques in High-Speed Time-Interleaved ADCs: A Tutorial Review
Journal article
IEEE Transactions on Circuits and Systems II: Express Briefs, 2022
Authors:
Guo, Mingqiang
;
Sin, Sai Weng
;
Qi, Liang
;
Xu, Dengke
;
Wang, Guoxing
;
Martins, Rui P.
Adobe PDF
|
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2022/05/17
Adc
Background
Bandwidth
Calibration
Calibration.
Clocks
Finite Impulse Response Filters
Time-interleaved
Timing
Timing Mismatch
Tuning
Very Large Scale Integration
Revisiting the Frontiers of Analog and Mixed-Signal Integrated Circuits Architectures and Techniques towards the future Internet of Everything (IoE) Applications
Journal article
Foundations and Trends® in Integrated Circuits and Systems, 2021,Volume: 1,Issue: 2-3,Page: 72-216
Authors:
Rui P. Martins
;
Pui-In Mak
;
Sai-Weng Sin
;
Man-Kay Law
;
Yan Zhu
;
Yan Lu
;
Jun Yin
;
Chi-Hang Chan
;
Yong Chen
;
Ka-Fai Un
;
Mo Huang
;
Minglei Zhang
;
Yang Jiang
;
Wei-Han Yu
Adobe PDF
|
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2022/08/30
Analog-to-digital Converters, Mixed-signal Circuits And Systems, Rf Circuits, Mm-wave Integrated Circuits, Wireless Circuits, Wireline Circuits, Data Converters, Analog-to-digital Converters, Sensors, Analog-to-digital Conversion
An Auxiliary-Channel-Sharing Background Distortion and Gain CalibrationAchieving >8dB SFDR Improvement over 4th Nyquist Zone in 1GS/s ADC
Conference paper
Proceeding of 2021 Symposium on VLSI, N/A, 2021-06-15
Authors:
Wei, L.
;
Zheng, Z.
;
Markulic, N.
;
Lagos, J.
;
Martens, E.
;
Zhu, Y.
;
Chan, C. H.
;
Craninckx, J.
;
Martins, R. P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2022/01/25
Background Calibration
Nonlinearity
Pipelined Adc
Split-sar Adc
An Auxiliary-Channel-Sharing Background Distortion and Gain Calibration Achieving >8dB SFDR Improvement over 4thNyquist Zone in 1GS/s ADC
Conference paper
IEEE Symposium on VLSI Circuits, Digest of Technical Papers, Kyoto, Japan, 13-19 June 2021
Authors:
Wei, Lai
;
Zheng, Zihao
;
Markulic, Nereo
;
Lagos, Jorge
;
Martens, Ewout
;
Zhu, Yan
;
Chan, Chi Hang
;
Craninckx, Jan
;
Martins, Rui Paulo
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2021/09/20
Background Calibration
Nonlinearity
Pipelined Adc
Split-sar Adc
27.6 A 25MHz-BW 75dB-SNDR Inherent Gain Error Tolerance Noise-Shaping SAR-Assisted Pipeline ADC with Background Offset Calibration
Conference paper
Digest of Technical Papers - IEEE International Solid-State Circuits Conference, ELECTR NETWORK, FEB 13-22, 2021
Authors:
Zhang, Hongshuai
;
Zhu, Yan
;
Chan, Chi Hang
;
Martins, R. P.
Favorite
|
|
TC[WOS]:
3
TC[Scopus]:
4
|
Submit date:2021/09/20
A 5 GS/s 29 mW Interleaved SAR ADC with 48.5 dB SNDR Using Digital-Mixing Background Timing-Skew Calibration for Direct Sampling Applications
Journal article
IEEE Access, 2020,Volume: 8,Page: 138944-138954
Authors:
Guo,Mingqiang
;
Mao,Jiaji
;
Sin,Sai Weng
;
Wei,Hegong
;
Martins,Rui P.
Adobe PDF
|
Favorite
|
|
TC[WOS]:
8
TC[Scopus]:
11
|
Submit date:2021/03/09
Analog-to-digital Converter (Adc)
Digital Background Calibration
Digital-mixing
Time-interleaved (Ti) Adc
Timing Mismatch
An 11-bit 100-MS/s Pipelined-SAR ADC Reusing PVT-Stabilized Dynamic Comparator in 65-nm CMOS
Journal article
IEEE Transactions on Circuits and Systems II: Express Briefs, 2020,Volume: 67,Issue: 7,Page: 1174-1178
Authors:
Zhang, Jin
;
Ren, Xiaoqian
;
Liu, Shubin
;
Chan, Chi Hang
;
Zhu, Zhangming
Favorite
|
|
TC[WOS]:
4
TC[Scopus]:
7
|
Submit date:2021/12/06
Analog-to-digital Converter (Adc)
Full Dynamic Adc
Pipelined Successive-approximation-register (Sar)
Pvt-stabilized Dynamic Amplification
Reused Comparator
Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators
Journal article
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2020,Volume: 28,Issue: 4,Page: 1074-1078
Authors:
Sun, Jie
;
Zhang, Minglei
;
Qiu, Lei
;
Wu, Jianhui
;
Liu, Weiqiang
Favorite
|
|
TC[WOS]:
7
TC[Scopus]:
8
|
Submit date:2021/10/28
Background Calibration
Bit Weight
Dither Injection
Pipelined Sar Adc
Residue Increment