×
验证码:
换一张
Forgotten Password?
Stay signed in
Login With UMPASS
English
|
繁體
Login With UMPASS
Log In
ALL
ORCID
TI
AU
PY
SU
KW
TY
JN
DA
IN
PB
FP
ST
SM
Study Hall
Image search
Paste the image URL
Home
Faculties & Institutes
Scholars
Publications
Statistics
News
Search in the results
Faculties & Institutes
INSTITUTE OF MIC... [6]
Faculty of Scien... [3]
Authors
CHEN YONG [10]
MAK PUI IN [9]
RUI PAULO DA SIL... [3]
Document Type
Journal article [6]
Conference paper [4]
Date Issued
2022 [2]
2021 [3]
2020 [1]
2019 [4]
Language
英語English [10]
Source Publication
IEEE Journal of ... [2]
IEEE Transaction... [2]
Digest of Papers... [1]
IEEE MTT-S Inter... [1]
IEEE Solid-State... [1]
IEEE Transaction... [1]
More...
Indexed By
SCIE [5]
CPCI-S [1]
ESCI [1]
Funding Organization
Funding Project
×
Knowledge Map
UM
Start a Submission
Submissions
Unclaimed
Claimed
Attach Fulltext
Bookmarks
Browse/Search Results:
1-10 of 10
Help
Selected(
0
)
Clear
Items/Page:
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
Sort:
Select
Submit date Ascending
Submit date Descending
Title Ascending
Title Descending
Author Ascending
Author Descending
Issue Date Ascending
Issue Date Descending
WOS Cited Times Ascending
WOS Cited Times Descending
Journal Impact Factor Ascending
Journal Impact Factor Descending
A 0.0285-mm² 0.68-pJ/bit Single-Loop Full-Rate Bang-Bang CDR Without Reference and Separate FD Pulling Off an 8.2-Gb/s/μs Acquisition Speed of the PAM-4 Input in 28-nm CMOS
Journal article
IEEE Journal of Solid-State Circuits, 2022,Volume: 57,Issue: 2,Page: 546-561
Authors:
Zhao, Xiaoteng
;
Chen, Yong
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2021/10/28
Acquisition Speed
Bang-bang Clock And Data Recovery (Bbcdr)
Charge Pump (Cp)
Clocks
Cmos
Detectors
Four-level Pulse Amplitude Modulation (Pam-4)
Frequency Detector (Fd)
Frequency Modulation
Hybrid Control Circuit (Hcc)
Jitter
Jitter Tolerance (Jtol)
Jitter Transfer Function (Jtf)
Logic Gates
Phase Detector (Pd)
Strobe Point (Sp).
Switches
Voltage-controlled Oscillators
A Sub-0.25-pJ/bit 47.6-to-58.8-Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberate-Current-Mismatch Frequency Acquisition Technique in 28-nm CMOS
Journal article
IEEE Journal of Solid-State Circuits, 2022,Volume: 57,Issue: 5,Page: 1358-1371
Authors:
Zhao, Xiaoteng
;
Chen, Yong
;
Wang, Lin
;
Mak, Pui In
;
Maloberti, Franco
;
Martins, Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2022/05/13
And Zero Net Current (Znc)
Bang-bang Clock And Data Recovery (Bbcdr)
Charge Pump (Cp)
Cmos
Four-level Pulse-amplitude Modulation (Pam)
Frequency Detector (Fd)
Half-rate
Negative Net Current (Nnc)
Positive Net Current (Pnc)
Reference-less
A 0.01-mm21.2-pJ/bit 6.4-to-8Gb/s Reference-less FD-Less BBCDR Using a Deliberately-Clock-Selected Strobe Point Based on a 2π/3-Interval Phase
Conference paper
IEEE MTT-S International Microwave Symposium Digest, Atlanta, GA, USA, 7-25 June 2021
Authors:
Zhao, Xiaoteng
;
Chen, Yong
;
Zheng, Xuqiang
;
Mak, Pui In
;
Martins, Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
0
|
Submit date:2021/12/08
Bang-bang Clock And Data Recovery (Bbcdr)
Clock Selection
Cmos
Frequency Acquisition
Frequency Detector (Fd)
Reference (Ref)
Ring Oscillator (Ro)
Strobe Point (Sp)
A Sub-0.25pJ/bit 47.6-to-58.8Gb/s Reference-Less FD-Less Single-Loop PAM-4 Bang-Bang CDR with a Deliberately-Current-Mismatch Frequency Acquisition Technique in 28nm CMOS
Conference paper
Digest of Papers - IEEE Radio Frequency Integrated Circuits Symposium, Atlanta, GA, USA, 7-9 June 2021
Authors:
Zhao, Xiaoteng
;
Chen, Yong
;
Wang, Lin
;
Mak, Pui In
;
Maloberti, Franco
;
Martins, Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
2
|
Submit date:2021/09/20
4-level Pulse Amplitude Modulation (Pam-4)
Bang-bang Clock And Data Recovery (Bbcdr)
Charge Pump (Cp)
Cmos
Frequency Detector (Fd)
Half-rate
Negative (Nnc) Net Current
Positive (Pnc)
Reference Less
Single Loop
Zero (Znc)
A 0.14-to-0.29-pJ/bit 14-GBaud/s Trimodal (NRZ/PAM-4/PAM-8) Half-Rate Bang-Bang Clock and Data Recovery (BBCDR) Circuit in 28-nm CMOS
Journal article
IEEE Transactions on Circuits and Systems I: Regular Papers, 2021
Authors:
Zhao,Xiaoteng
;
Chen,Yong
;
Mak,Pui In
;
Martins,Rui P.
Favorite
|
|
TC[WOS]:
5
TC[Scopus]:
0
|
Submit date:2021/03/09
Bang- Bang Clock And Data Recovery (Bbcdr)
Bang-bang Phase Detector (Bbpd)
Cmos
Four- And Eight-level Pulse Amplitude Modulation (Pam-4/-8)
Half Rate
Hogge And alexAnder Pd
Jitter Tolerance (Jtol).
Jitter Transfer Function (Jtf)
Non-return-to-zero (Nrz)
Strongarm Comparator
A 0.0285mm2 0.68pJ/bit Single-Loop Full-Rate Bang-Bang CDR without Reference and Separate Frequency Detector Achieving an 8.2(Gb/s)/μs Acquisition Speed of PAM-4 data in 28nm CMOS
Conference paper
Proceedings of the Custom Integrated Circuits Conference, Boston, MA, USA, 22-25 March 2020
Authors:
Zhao,Xiaoteng
;
Chen,Yong
;
Mak,Pui In
;
Martins,Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
6
|
Submit date:2021/03/04
Acquisition Speed
Alexander Phase Detector (Pd)
Bang-bang
Bang-bang Clock And Data Recovery (Cdr)
Charge Pump (Cp)
Frequency Detector (Fd)
Full-rate
Jitter Tolerance (Jtf)
Jitter Transfer Function (Jtf)
Single Loop
Strobe Point (Sp)
A 0.14-to-0.29-pJ/bit 14-GBaud/s Trimodal (NRZ/PAM-4/PAM-8) Half-Rate Bang-Bang Clock and Data Recovery Circuit (BBCDR) in 28-nm CMOS
Conference paper
Proceedings - APCCAS 2019: 2019 IEEE Asia Pacific Conference on Circuits and Systems: Innovative CAS Towards Sustainable Energy and Technology Disruption, Bangkok, Thailand, 11-14 Nov. 2019
Authors:
Zhao,Xiaoteng
;
Chen,Yong
;
Mak,Pui In
;
Martins,Rui P.
Favorite
|
|
TC[WOS]:
0
TC[Scopus]:
3
|
Submit date:2021/03/09
4-/8-level Pulse Amplitude Modulation (Pam-4/8)
Bang-bang Phase Detector (Bbpd)
Clock And Data Recovery (Cdr)
Half Rate
Non-return To Zero (Nrz)
Strongarm Comparator
Voltage-to-current (V/i) Converter
Xor
Analysis and verification of jitter in bang-bang clock and data recovery circuit with a second-order loop filter
Journal article
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2019,Volume: 27,Issue: 10,Page: 2223-2236
Authors:
Ge,Xinyi
;
Chen,Yong
;
Zhao,Xiaoteng
;
Mak,Pui In
;
Martins,Rui P.
Favorite
|
|
TC[WOS]:
11
TC[Scopus]:
12
|
Submit date:2021/03/09
Bang-bang Clock And Data Recovery (Bbcdr)
Bang-bang Phase Detector (Bbpd)
Binary
Fourier Series
Jitter Generation (Jgen)
Jitter Tolerance (Jtol)
Jitter Transfer Function (Jtf)
Linear Phase Detector
Loop Filter (Lf)
Sinking Area
A 0.0018-mm2 153% locking-range CML-Based divider-by-2 with tunable self-resonant frequency using an auxiliary negative-gm Cell
Journal article
IEEE Transactions on Circuits and Systems I: Regular Papers, 2019,Volume: 66,Issue: 9,Page: 3330-3339
Authors:
Zhao,Xiaoteng
;
Chen,Yong
;
Mak,Pui In
;
Martins,Rui P.
Favorite
|
|
TC[WOS]:
8
TC[Scopus]:
7
|
Submit date:2021/03/09
5g New Radio
Cmos
Current-mode-logic (Cml)
Divider-by-2
Injection Locking
Latch
Locking Range (Lr)
Negative-gm (Ng)
Phasor Diagram
Self-resonant Frequency (Fsr)
Sensitivity Curve (Sc)
Shunt Peaking
A 6.5 ×7μ m2 0.98-to-1.5 mW Nonself-Oscillation-Mode Frequency Divider-by-2 Achieving a Single-Band Untuned Locking Range of 166.6% (4-44 GHz)
Journal article
IEEE Solid-State Circuits Letters, 2019,Volume: 2,Issue: 5,Page: 37-40
Authors:
Chen,Yong
;
Yang,Zunsong
;
Zhao,Xiaoteng
;
Huang,Yunbo
;
Mak,Pui In
;
Martins,Rui P.
Favorite
|
|
TC[WOS]:
11
TC[Scopus]:
14
|
Submit date:2021/03/09
5g Bands
Current-mode-logic (Cml)
Figure-of-merit (Fom)
Frequency Divider
Locking Range (Lr)
Non-self-oscillation-mode (Nsom)
Phasor
Self-oscillation-mode (Som)